## **Application Note**

#### 1. Introduction

This application note aims at providing you some recommendations to help you interface the AT84CS001 DMUX to e2v ADCs (TS83102G0B 10-bit 2 Gsps ADC and AT84AS008 10-bit 2.2 Gsps ADC). It first presents how to connect the DMUX to these ADCs and then how to set each DMUX and ADC to offer the best performance for each device.

This document applies to the:

- AT84CS001 10-bit 2.2 Gsps DMUX
- TS83102G0B 10-bit 2 Gsps ADC
- AT84AS008 10-bit 2.2 Gsps ADC

#### 2. AT84CS001 DMUX and e2v ADC Interface

When used with e2v AT84CS001 DMUX, e2v TS83102G0B 10-bit 2 Gsps and AT84AS008 10-bit 2.2 Gsps ADCs have to be set in LVDS output mode. This requires to set the  $V_{PLUSD}$  output power supply of the ADC to 1.45V.

Once the ADC is set in LVDS, it can be directly connected to the DMUX as the DMUX data and clock input buffers are already on-chip 2 x  $50\Omega$  terminated as described in Figure 2-1 on page 1.

Figure 2-1. AT84CS001 DMUX and TS83102G0B or AT84AS008 ADC Interface



Visit our website: www.e2v.com

## 3. AT84CS001 DMUX High-speed FPGA Interface

The output data and clock of the AT84CS001 DMUX devices are LVDS and needs to be  $100\Omega$  terminated (either by discrete  $100\Omega$  resistors or inside the FPGA if this feature is available in the FPGA).

Figure 3-1. AT84CS001 Output Data and Clock Interface to a High-speed FPGA in LVDS



## 4. AT84CS001 DMUX Settings

## 4.1 ASYNCRST Reset signal

The ASYNCRST signal frequency should be 200 MHz maximum and the reset pulse should be 1 ns minimum. ASYNCRST is active high.

The ASYNCRST reset is not necessary to start the DMUX but it is required when the settings of the DMUX are changed during operation (STAGG, SLEEP, CLKTYPE, DRTYPE). It is also required when you need to ensure that the first data will be output on port A. It is the case when several DMUXes have to be synchronized to one another. If the AT84CS001 DMUX device is used with the AT84AS008 ADC, it is possible to perform the resets on both devices using the same differential signal with the true signal used for the ASYNCRST of the DMUX and the false signal used for DRRB.

#### 4.2 Double Data Rate

#### 4.2.1 CLKTYPE

The TS83102G0B and AT84AS008 ADCs provide a double data rate output clock (the output clock is half the sampling clock frequency). This requires the DMUX to be also set in double data rate at its input (CLKTYPE = 1, left floating or connected to ground via a 10 k $\Omega$  resistor or connected to V<sub>CCD</sub>).

#### **4.2.2 DRTYPE**

The AT84CS001 works either in single data rate (DR mode, DRTYPE connected to  $V_{CCD}$  or left floating or connected to ground via a 10 k $\Omega$  resistor) or in double data rate (DR/2 mode, DRTYPE connected to ground via 10 $\Omega$ ).

Figure 4-1. AT84CS001 Single or Double Data Rate Timings (Examples)



#### 4.3 CLKDACTRL

A delay cell is implemented on the DMUX input clock path to allow the user to adjust the timings between the data and the clock at the DMUX input. Given a sampling frequency, there are allowed and forbidden values for CLKDACTRL for which the DMUX will work properly. The mapping between the clock frequency and the CLKDACTRL value is given in Figure 4-2 on page 4. This table shows explicitly the values of CLKDACTRL which ensure a proper operation of the device with respect to a given sampling frequency (assuming the clock is centered on the middle of the data).

For example, if you intend to use the AT84AS008 device at 2.2 Gsps fixed data rate, CLKDACTRL can be set to 1.4V to 1.65V or 2.05V to 2.2V for proper operation. If you intend to use the AT84AS008 device at 2 Gsps, then CLKDACTRL should be set to 1.1V to 1.55V or 2V to 2.2V.

Finally, if your application requires to sweep the sampling frequency, you may have to use two or more values of CLKDACTRL for given frequency subranges. For example, if you intend to use the ADC with a sampling clock frequency ranging from 200 MHz to 2.2 GHz, any value of CLKDACTRL works for the operation from 200 MHz to 400 MHz. Then for operation from 400 MHz to 850 MHz, CLKDACTRL can be set to 2.2V. For operation from 850 MHz to 1800 MHz, CLKDACTRL can be set to 1.85V. And finally, from 1800 MHz to 2200 MHz, CLKDACTRL can be set to 1.55V.

If you set CLKDACTRL to 1.5V for example and sweep the ADC clock frequency from 200 MHz to 2.2 GHz, you will see a significant degradation of the performance of the ADC between 500 MHz and 550 MHz and between 1450 MHz and 1650 MHz.



**Figure 4-2.** CLKDACTRL Operating Range versus the Sampling Clock Frequency (Ambient Temperature and Typical Power Supplies)

#### 4.4 DACTRL

The AT84CS001 features a standalone delay cell which is only an additional function in case a delay cell may be required in the application (for clock monitoring for example). It is not necessary to use this function in most of the applications. However, if this function is of help, it is very easy to implement:

- DAI/DAIN is the differential input (LVDS)
- DACTRL is used to control the delay (from 250 ps to 800 ps for DACTRL varying from  $$V_{\rm CCD}\,/\,3$$  to  $(2~x~V_{\rm CCD})\,/\,3$
- DAO/DAON is the differential delayed output signal (LVDS)

Figure 4-3. Standalone Delay Cell Block Diagram



The input buffer for DAI/DAIN is described in Figure 4-4. As it is on-chip already  $+2 \times 50\Omega$  terminated the  $100\Omega$  LVDS external termination is not required.

Figure 4-4. DAI/DAIN Input Buffer



The output buffer for DAO/DAON is the same as for the output data and clock. As it is LVDS, a  $100\Omega$  LVDS external termination is required as described in Figure 4-5.

Figure 4-5. DAO/DAON Output Buffer Termination



## 4.5 SLEEP, STAGG, RS, BIST

Table 4-1. AT84AS001 Mode Settings

**Table 4-2.** 

| Function | Logic Level | Electrical Level       | Description                                                             |
|----------|-------------|------------------------|-------------------------------------------------------------------------|
| SLEEP    | 0           | $10\Omega$ to ground   | Power reduction mode (the outputs are fixed at an arbitrary LVDS level) |
|          | 1           | 10kΩ to ground         | Normal conversion                                                       |
|          |             | N/C                    |                                                                         |
| STAGG    | 0           | $10\Omega$ to ground   | Staggered mode                                                          |
|          | 1           | 10 $k\Omega$ to ground | Simultaneous mode                                                       |
|          |             | N/C                    |                                                                         |
| RS       | 0           | $10\Omega$ to ground   | 1:2 ratio                                                               |
|          | 1           | 10 $k\Omega$ to ground | 1:4 ratio                                                               |
|          |             | N/C                    |                                                                         |
| BIST     | 0           | $10\Omega$ to ground   | BIST                                                                    |
|          | 1           | 10 $k\Omega$ to ground | Normal conversion                                                       |
|          |             | N/C                    |                                                                         |

## 5. Grounding and Power Supplies

#### 5.1 Common Ground Plane

Replace all text for this section:

It is recommended to use the same common ground plane for the ADC, the DMUX and the digital ground plane used for the digital part of the system (FPGA for example).

• Do not split the ground plane, use one solid plane under both analogue and digital sections of the board (see Figure 5-1).

Partition your PCB with separate analog and digital sections. Locate all analogue components and lines over the analogue power plane and all digital components and lines over the digital power plane.

**Note:** We recommend a minimum distance of 2 cm between the ADC-DMUX and FPGA.

Figure 5-1. Schematic View of the System Board Ground Plane (Example)



## 5.2 Power Supply Planes

The ADC (TS83102G0B or AT84AS008) require 3 power supplies:

- $V_{EE} = -5V$  analog and  $V_{EED} = -5V$  digital
- V<sub>CC</sub> = 5V
- V<sub>PLUSD</sub> = 1.45V

The AT84CS001 DMUX requires two power supplies:

- $V_{CC} = 3.3V$
- V<sub>PLUSD</sub> = 2.5V

Five different planes are required for the ADC and the DMUX. It is recommended to use the same layer for both  $V_{EE}$  and  $V_{EED}$  separate planes which can be reunited by a ferrite bead (as illustrated in Figure 5-2).

Figure 5-2. Schematic View of the ADC -5V Planes (Example)



For more information concerning the power supplies decoupling and bypassing, please refer to the device datasheet (reference 0922 and 0809 for the AT84AS008 and AT84CS001 devices respectively).

## 5.3 Board Layout Recommendations

It is necessary to ensure that all the lines at the input of the ADC and at the output of the DMUX are matched to within 2 mm. As all data lines are differential, it is also necessary that each line of a differential pair is matched in length within 1 mm.

Figure 5-3 gives the layout rule used on RO4003 for differential signals.

**Figure 5-3.** 50Ω Matched Line on RO4003 Layout (Differential Signal)



# e<sub>2</sub>v

#### How to reach us

Home page: www.e2v.com

Sales offices:

**Europe Regional sales office** 

e2v Itd

106 Waterhouse Lane

Chelmsford Essex CM1 2QU

England

Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com

e2v sas

16 Burospace

F-91572 Bièvres Cedex

France

Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com

e2v gmbh

Industriestraße 29 82194 Gröbenzell

Germany

Tel: +49 (0) 8142 41057-0 Fax: +49 (0) 8142 284547 mailto: enquiries-de@e2v.com **Americas** 

e2v inc

520 White Plains Road

Suite 450 Tarrytown, NY 10591

USA

Tel: +1 (914) 592 6050 or 1-800-342-5338,

Fax: +1 (914) 592-5148

mailto: enquiries-na@e2v.com

**Asia Pacific** 

e2v Itd

11/F.,

Onfem Tower,

29 Wyndham Street, Central, Hong Kong

Tel: +852 3679 364 8/9 Fax: +852 3583 1084

mailto: enquiries-ap@e2v.com

**Product Contact:** 

e2v

Avenue de Rochepleine

BP 123 - 38521 Saint-Egrève Cedex

France

Tel: +33 (0)4 76 58 30 00

Hotline:

mailto: hotline-bdc@e2v.com

Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

e2v semiconductors SAS 2009 0867D-BDC-07/06