# e2v

### 10-bit 2.2 Gsps ADC Evaluation Board - AT84AS008-EB

User Guide

#### Section 1

| Overview |                                                             | 1-1 |
|----------|-------------------------------------------------------------|-----|
| 1.1      | Description                                                 | 1-1 |
| 1.2      | AT84AS008-EB Evaluation Board                               | 1-2 |
| 1.3      | Board Mechanical Characteristics                            | 1-3 |
| 1.4      | Analog Input, Clock Input and De-embedding Fixture Accesses | 1-4 |
| 1.5      | Digital Outputs Accesses                                    | 1-4 |
| 1.6      | Power Supplies and Ground Accesses                          | 1-4 |
| 1.7      | ADC Function Setting Accesses                               | 1-4 |
|          |                                                             |     |

#### Section 2

| Layout In | formation                 | 2-1 |
|-----------|---------------------------|-----|
| 2.1       | Board                     | 2-1 |
| 2.2       | AC Inputs/Digital Outputs | 2-1 |
| 2.3       | DC Function Settings      | 2-1 |
| 2.4       | Power Supplies            | 2-2 |
|           |                           |     |

#### Section 3

| 00011011  | 0                              |     |
|-----------|--------------------------------|-----|
| Operating | g Procedures and               |     |
| Characte  | pristics                       |     |
| 3.1       | Introduction                   | 3-1 |
| 3.2       | Operating Procedure (ECL Mode) | 3-1 |
| 3.3       | Use with DMUX Evaluation Board | 3-2 |
| 3.4       | Electrical Characteristics     | 3-3 |
| 3.5       | Operating Characteristics      | 3-4 |
| _         |                                |     |

#### Section 4

| Applicatio | on Information                                           | 4-1 |
|------------|----------------------------------------------------------|-----|
| 4.1        | Introduction                                             | 4-1 |
| 4.2        | Analog Inputs                                            | 4-1 |
| 4.3        | Clock Inputs                                             | 4-1 |
| 4.4        | Setting the Digital Output Data Format                   | 4-1 |
| 4.5        | ADC Gain Adjust                                          | 4-2 |
| 4.6        | SMA Connectors and Microstrip Lines De-embedding Fixture | 4-2 |
| 4.7        | Die Junction Temperature Monitoring                      | 4-3 |
| 4.8        | Decimation Function                                      | 4-5 |
| 4.9        | Pattern Generator Enable                                 | 4-5 |
| 4.10       | Data Ready Output Signal Reset                           | 4-6 |
| 4.11       | Sampling Delay Adjusting                                 | 4-6 |
| 4.12       | Test Bench Description                                   | 4-7 |
|            |                                                          |     |

#### Section 5

| Package Description                               | 5-1         |
|---------------------------------------------------|-------------|
| 5.1 AT84AS008 Pinout                              | 5-1         |
| 5.2 Thermal Characteristics                       | 5-3         |
| 5.2.1 Thermal Resistance from Junction to Ambient | t: Rthja5-3 |
| 5.2.2 Thermal Resistance from Junction to Case: R | thjc5-3     |
| 5.2.3 Heat Sink                                   | 5-4         |
| 5.3 Ordering Information                          | 5-5         |

#### Section 6

| Schemati | ics6-1                               | l |
|----------|--------------------------------------|---|
| 6.1      | AT84AS008-EB Electrical Schematic6-1 | I |

## e2v

## Section 1

### **Overview**

#### 1.1 Description

The AT84AS008-EB Evaluation Board is a prototype board which has been designed to facilitate the evaluation and characterization of the AT84AS008 device (in CBGA152) up to its 3.3 GHz full power bandwidth at up to 2.2 Gsps in the extended temperature range.

The high speed of the AT84AS008 requires that careful attention be paid to the circuit design and layout so as to achieve the optimal performance. This six metal layer board with an internal ground plane offers functions that enable a quick and simple evaluation of the AT84AS008 ADC's performances over the temperature range.

The AT84AS008 Evaluation Board (EB) is very straightforward as it only implements the AT84AS008 ADC device, SMA connectors for input/output accesses and a 2.54 mm pitch connector compatible with high-speed acquisition system high-frequency probes.

The board has been designed for full compatibility with e2v's DMUX evaluation boards (AT84CS001-EB). Please refer to user guide reference 0904 and datasheet reference 0809 for more information.

The board also implements a de-embedding fixture in order to facilitate the evaluation of the high frequency insertion loss of the input microstrip lines. It comprises two dielectric layers, featuring low insertion loss and enhanced thermal characteristics for operation in the high frequency domain and extended temperature range.

The board's dimensions are 120 mm  $\times$  150 mm.

The board set comes fully assembled and tested, with the AT84AS008 installed and features a heatsink.

#### 1.2 AT84AS008-EB Evaluation Board

Figure 1-1. AT84AS008-EB Block Diagram



0906C-BDC-10/07

#### 1.3 Board Mechanical Characteristics

The board's layer number, thickness and functions are given in Table 1-1, from top to bottom.

| Table 1 | 1-1. | Board's L | aver  | Thickness   | Profile  |
|---------|------|-----------|-------|-------------|----------|
|         |      | Douidor   | Luyor | 11101010000 | 1 101110 |

| Layer                                                          | Characteristics                                                                                                                                           |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer 1<br>Copper layer                                        | Thickness of copper = 40 $\mu$ m<br>AC signal traces = 50 $\Omega$ microstrip lines<br>DC signal traces (B/GB, GAIN, DIODE, OA, TEST, SDA)                |
| Layer 2<br>RO4003 dielectric layer<br>(Hydrocarbon/Wovenglass) | Thickness of layer = 200 µm<br>Dielectric constant = 3.4 at 10 GHz<br>-0.044 dB/inch insertion loss at 2.5 GHz<br>-0.318 dB/inch insertion loss at 18 GHz |
| Layer 3<br>Copper layer                                        | Thickness of copper = 39 $\mu$ m<br>Ground plane = reference plane 50 $\Omega$ microstrip return                                                          |
| Layer 4<br>BT/Epoxy dielectric layer                           | Thickness of layer = 330 μm                                                                                                                               |
| Layer 5<br>Copper layer                                        | Thickness of copper = 35 µm<br>Power and ground planes                                                                                                    |
| Layer 6<br>BT/Epoxy dielectric layer                           | Thickness of layer = 330 μm                                                                                                                               |
| Layer 7<br>Copper layer                                        | Thickness of copper = 35 µm<br>Power and ground planes (identical to layer 5)                                                                             |
| Layer 8<br>BT/Epoxy dielectric layer                           | Thickness of layer = 330 μm                                                                                                                               |
| Layer 9<br>Copper layer                                        | Thickness of copper = 35 μm<br>Ground planes (identical to layer 3)                                                                                       |
| Layer 10<br>BT/Epoxy dielectric layer                          | Thickness of layer = 200 μm                                                                                                                               |
| Layer 11<br>Copper layer                                       | Thickness of copper = 35 µm<br>Power and ground planes                                                                                                    |

The AT84AS008-EB is an eleven-layer PCB made of six copper layers and five dielectric layers. The six metal layers correspond respectively from top to bottom to the AC and DC signals' layer (layer 1), two ground layers (layers 3 and 5), and one supply layer (layer 7).

Considering the severe mechanical constraints due to the wide temperature range and the high frequency domain in which the board is to operate, it is necessary to use a "sandwich" of two different dielectric materials, with specific characteristics:

- A low insertion loss RO4003 Hydrocarbon/Wovenglass dielectric layer 200 μm thick, chosen for its low loss (-0.318 dB/inch) and enhanced dielectric consistency in the high frequency domain. The RO4003 dielectric layer is dedicated to the routing of the 50Ω impedance signal traces (the RO4003 typical dielectric constant is 3.4 at 10 GHz). The RO4003 dielectric layer characteristics are very close to PTFE in terms of insertion loss characteristics
- A BT/Epoxy dielectric layer 0.99 mm thick (total) sandwiched between the upper ground plane and the back-side supply layer

|                                  | The BT/Epoxy layer has been chosen because of its enhanced mechanical characteris-                                                                                                                                                                             |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  | tics for elevated temperature operation. The typical dielectric constant is 4.5 at 1 MHz.                                                                                                                                                                      |
|                                  | More specifically, the BT/Epoxy dielectric layer offers enhanced characteristics com-<br>pared to FR4 Epoxy, namely:                                                                                                                                           |
|                                  | Higher operating temperature values: 170°C (125°C for FR4)                                                                                                                                                                                                     |
|                                  | Higher resistance to thermal shocks (-65°C up to 170°C)                                                                                                                                                                                                        |
|                                  | The total thickness of the board is 1.6 mm. The previously-described mechanical and frequency characteristics make the board particularly suitable for device evaluation and characterization in the high frequency domain and in military temperature ranges. |
| Analog Input,<br>Clock Input and | The differential active inputs (analog, clock, de-embedding fixture) are provided by SMA connectors.                                                                                                                                                           |
| De-embedding                     | Reference: VITELEC 142-0701-851.                                                                                                                                                                                                                               |
| Fixture Accesses                 | Connector mounting plates have been used to fasten the SMA connectors.                                                                                                                                                                                         |
| Digital Outputs<br>Accesses      | Access to the differential output data port is provided by a 2.54 mm pitch connector, compatible with the high-speed digital acquisition system. It provides access to the converter output data, as well as proper $50\Omega$ differential termination.       |
| Power Supplies<br>and Ground     | The power supply accesses are provided by five 2 mm section banana jacks respectively for $\rm DV_{EE},V_{PLUSD}$ and $\rm V_{CC}.$                                                                                                                            |
| Accesses                         | The power supply access is provided by one 4 mm section banana jack for $V_EE$ .                                                                                                                                                                               |
|                                  | The ground accesses are provided by four 2 mm and one 4 mm banana jacks.                                                                                                                                                                                       |
| ADC Function<br>Setting Accesses | For ADC function setting accesses (B/GB, die junction temp., test), 2 mm section banana jacks are provided.                                                                                                                                                    |
|                                  | Three potentiometers are provided for ADC gain, sampling delay and offset adjustments.                                                                                                                                                                         |
|                                  | One sub-screw is provided for asynchronous data ready reset.                                                                                                                                                                                                   |
|                                  | Note: OA refers to SDAEN<br>Test refers to PGEB<br>PC/PCb refers to OR/ORb                                                                                                                                                                                     |

## e2v

## Section 2

## **Layout Information**

| Board                        | The AT84AS008 requires appropriate board layout for optimum full-speed operation.                                                                                            |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | The following explains the board layout recommendations and demonstrates how the<br>Evaluation Board fulfills these implementation constraints.                              |
|                              | A single low impedance ground plane is recommended, since it allows the user to lay out signal traces and power planes without interrupting the ground plane.                |
|                              | A multi-layer board structure has therefore been retained for the AT84AS008-EB.                                                                                              |
|                              | Six copper metal layers are used, dedicated to the signal traces, ground planes and power supplies respectively (from top to bottom).                                        |
| AC Inputs/Digital<br>Outputs | The board uses $50\Omega$ impedance microstrip lines for the differential analog inputs, clock inputs, and differential digital outputs.                                     |
|                              | The input signals and clock signals must be routed on one layer only, without use of any through-hole vias. The line lengths are matched to within 2 mm.                     |
|                              | The digital output lines are 50 $\Omega$ differentially terminated.                                                                                                          |
|                              | The output data trace lengths are matched to $\pm 1$ mm to minimize the data output delay skew.                                                                              |
|                              | For the AT84AS008-EB the propagation delay is approximately 6.1 ps/mm (155 ps/inch). The RO4003 typical dielectric constant is 3.4 at 10 GHz.                                |
|                              | For more information about different output termination options refer to the specification application note entitled "Input/Output Termination Techniques" (reference 2169). |
| DC Function                  | The DC signal traces are low impedance.                                                                                                                                      |
| Settings                     | They have been routed with a 50 $\!\Omega$ impedance near the device because of space restriction.                                                                           |

| 2.4 | Power Supplies | The bottom metal layers 5, 7 and 11 are dedicated to power supply traces (V <sub>EE</sub> , DV <sub>EE</sub> , V <sub>PLUSD</sub> and V <sub>CC</sub> ).                                      |
|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The supply traces are approximately 6 mm wide in order to present low impedance, and are surrounded by a ground plane connected to the two inner ground planes.                               |
|     |                | No difference in ADC high-speed performance has been observed when connecting both negative supply planes together. Obviously one single negative supply plane could be used for the circuit. |
|     |                | Each incoming power supply is bypassed by a 1 $\mu F$ Tantalum capacitor in parallel with 1 nF chip capacitor.                                                                                |
|     |                | Each power supply access is decoupled very close to the device by 10 nF and 100 pF surface-mount chip capacitors in parallel.                                                                 |
|     |                | Note: The decoupling capacitors are superposed. In this configuration, the 100 pF capacitors must be mounted first.                                                                           |
|     |                |                                                                                                                                                                                               |

## **Section 3**

### Operating Procedures and Characteristics

| 3.1 | Introduction                         | This section describes a typical single-ended configuration for the analog and clock inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                      | The single-ended configuration is preferable, as it corresponds to the most straightfor-<br>ward and quickest AT84AS008-EB board setting for evaluating the AT84AS008 at full<br>speed in its given temperature range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |                                      | The inverted analog input $V_{\text{INB}}$ and clock input CLKB common mode level is ground (on-<br>chip 50 $\Omega$ -terminated). In this configuration, no balun transformer is needed to correctly<br>convert the single-ended mixer output to balanced differential signals for the analog<br>inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |                                      | In the same way, no balun is necessary to feed the AT84AS008 clock inputs with bal-<br>anced signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |                                      | The RF sources should be directly connected to the in-phase analog and clock inputs of the converter. However, dynamic performances can be somewhat improved by entering either analog or clock inputs in differential mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3.2 | Operating<br>Procedure (ECL<br>Mode) | 1. Connect the power supplies and ground accesses<br>$(V_{CC} = +5V, GND = 0V, V_{PLUSD} = 0V, V_{EE} = -5V, DV_{EE} = -5V \text{ or } -2.2V)$ through the<br>dedicated banana jacks.<br>We recommend you turn the -5V power supply on first (followed by -2.2V if appli-<br>cable, followed by 5V).                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3.2 | Operating<br>Procedure (ECL<br>Mode) | <ol> <li>Connect the power supplies and ground accesses         (V<sub>CC</sub> = +5V, GND = 0V, V<sub>PLUSD</sub> = 0V, V<sub>EE</sub> = -5V, DV<sub>EE</sub> = -5V or -2.2V) through the         dedicated banana jacks.         We recommend you turn the -5V power supply on first (followed by -2.2V if appli-         cable, followed by 5V).</li> <li>The board is set to default digital outputs in binary format.</li> </ol>                                                                                                                                                                                                                                                                                                                          |
| 3.2 | Operating<br>Procedure (ECL<br>Mode) | <ol> <li>Connect the power supplies and ground accesses         (V<sub>CC</sub> = +5V, GND = 0V, V<sub>PLUSD</sub> = 0V, V<sub>EE</sub> = -5V, DV<sub>EE</sub> = -5V or -2.2V) through the         dedicated banana jacks.         We recommend you turn the -5V power supply on first (followed by -2.2V if appli-         cable, followed by 5V).</li> <li>The board is set to default digital outputs in binary format.</li> <li>Connect the CLK clock signal. The inverted phase clock input CLKB may be 50Ω         terminated. Use a low phase noise RF source. The clock input level is typically         4 dBm and should not exceed +10 dBm into the 50Ω termination resistor (maximum ratings for the clock input power level is 15 dBm).</li> </ol> |

5. Connect the high-speed data acquisition system probes to the output connector. The connector pitch (2.54 mm) is compatible with high-speed digital acquisition system probes. The digital data is on-board differentially terminated. However, the output data can be picked up either in single-ended or differential mode.

### **3.3 Use with DMUX** The AT84CS001-EB DMUX evaluation board has been designed for full compatibility with the AT84AS008-EB ADC evaluation board.

The DEMUX input configuration has been optimized for connection with the AT84AS008 ADC (CBGA152 package).

For correct operation, when using the DMUX board with the ADC board, do not forget to set CLKINTYPE to DR/2 mode (jumper on-board).

The power-up sequence should be:

- 1. Supply the ADC
- 2. Supply the DMUX
- 3. Perform an asynchronous reset on the DMUX board

When this power-up sequence has been completed, synchronization between the DMUX and ADC boards can be achieved via the CLKDACTRL potentiometers on the DMUX evaluation board. To correctly synchronize the two boards, we recommend that you run the ADC at its full-speed (maximum sampling rate) and tune the DMUX Delay Adjust Control potentiometer to the left, noting the settings at which the boards are desynchronized, and similarly tune the potentiometer to the right to identify the point of loss of synchronization at the other extremity. The correct potentiometer setting should be half-way between these two settings and should be accurate for all sampling rates of the ADC.

When used with the AT84CS001, then there are two solutions:

- V<sub>PLUSD</sub> = 1.45V and DV<sub>EE</sub> = -5V (or -2.2V, for power saving)
- $V_{PLUSD} = 2.5V$  and  $DV_{EE} = -2.2V$

#### 3.4 Electrical Characteristics

#### Table 3-1. Absolute Maximum Ratings

| Parameter                                                         | Symbol                                                    | Comments                   | Value                                              | Unit |
|-------------------------------------------------------------------|-----------------------------------------------------------|----------------------------|----------------------------------------------------|------|
| Positive supply voltage                                           | V <sub>cc</sub>                                           |                            | GND to 6.0                                         | V    |
| Digital negative supply voltage                                   | DV <sub>EE</sub>                                          |                            | GND to -5.5 or -2.2V                               | V    |
| Digital positive supply voltage                                   | V <sub>PLUSD</sub>                                        |                            | GND -1.1 to 2.5                                    | V    |
| Negative supply voltage                                           | V <sub>EE</sub>                                           |                            | GND to -5.5                                        | V    |
| Maximum difference between negative supply voltages               | $\mathrm{DV}_{\mathrm{EE}}$ to $\mathrm{V}_{\mathrm{EE}}$ |                            | 0.3                                                | V    |
| Maximum difference between $V_{PLUSD}$ and $D_{VEE}$              | V <sub>PLUSD</sub> - D <sub>VEE</sub>                     |                            | 7                                                  | V    |
| Analog input voltages                                             | $V_{\rm IN}$ or $V_{\rm INB}$                             |                            | -1.5 to +1.5                                       | V    |
| Maximum difference between $V_{\text{IN}}$ and $V_{\text{INB}}$   | V <sub>IN</sub> - V <sub>INB</sub>                        |                            | -1.5 to +1.5                                       | V    |
| Clock input common mode voltage                                   | $(V_{CLK} + V_{CLKB})/2$                                  |                            | -1.5 to +0.6                                       | V    |
| Maximum difference between $V_{\text{CLK}}$ and $V_{\text{CLKB}}$ | V <sub>CLK</sub> - V <sub>CLKB</sub>                      |                            | -1 to +1                                           | V    |
| Static input voltage                                              | V <sub>D</sub>                                            | GA/SDA                     | -1 to +0.8                                         | V    |
| Digital input voltage                                             | V <sub>D</sub>                                            | SDAEN, DRRB,<br>B/GB, PGEB | -5 to +0.8                                         | V    |
| Digital output voltage                                            | Vo                                                        |                            | V <sub>PLUSD</sub> -2.2 to V <sub>PLUSD</sub> +0.8 | V    |
| Maximum junction temperature                                      | Tj                                                        |                            | +130                                               | °C   |
| Storage temperature                                               | T <sub>stg</sub>                                          |                            | -65 to +150                                        | °C   |
| Lead temperature (soldering 10s)                                  | T <sub>leads</sub>                                        |                            | +300                                               | °C   |

Note: Absolute maximum ratings are limiting values (referenced to GND = 0V), to be applied individually, while other parameters are within specified operating conditions. Long exposure to maximum ratings may affect device reliability. The use of a thermal heat sink is mandatory.

#### **3.5 Operating Characteristics** The power supplies denoted by $V_{CC}$ , $V_{EE}$ , $DV_{EE}$ and $V_{PLUSD}$ are dedicated to the AT84AS008 ADC.

The power supplies denoted by  $V_{EET}$ ,  $V_{DD}$  are dedicated to the optional MC100EL16 asynchronous differential receivers.

|                                                                                          |                    | Value                                     |                                               |                                 |      |
|------------------------------------------------------------------------------------------|--------------------|-------------------------------------------|-----------------------------------------------|---------------------------------|------|
| Parameter                                                                                | Symbol             | Min                                       | Тур                                           | Мах                             | Unit |
|                                                                                          | V <sub>CC</sub>    | 4.75                                      | 5                                             | 5.25                            | V    |
| Positive supply voltage                                                                  | V <sub>PLUSD</sub> | -0.9<br>1.375                             | ECL: -0.8<br>LVDS: 1.45<br>2.5 <sup>(1)</sup> | -0.7<br>1.525                   | V    |
| (dedicated to A184A3006 ADC only)                                                        | $V_{EEA}$          | -5.25                                     | -5                                            | -4.75                           | V    |
|                                                                                          | DV <sub>EE</sub>   | -5.25<br>-2.3                             | -5<br>-2.2 <sup>(2)</sup>                     | -4.75<br>-2.1                   | V    |
|                                                                                          | I <sub>CC</sub>    | _                                         | 75                                            | 100                             | mA   |
| Positive supply current                                                                  | I <sub>PLUSD</sub> | _                                         | 195                                           | 230                             | mA   |
| (dedicated to AT84AS008 ADC only)                                                        | I <sub>EE</sub>    | -                                         | 590                                           | 660                             | mA   |
|                                                                                          | I <sub>EED</sub>   | _                                         | 195                                           | 230                             | mA   |
| Nominal power dissipation (ECL)                                                          | PD                 | _                                         | 4.2                                           | 4.7<br>(T <sub>J</sub> = 125°C) | W    |
| Analog input impedance                                                                   | Z <sub>IN</sub>    | _                                         | 50                                            | -                               | Ω    |
| Full power analog input bandwidth (-3 dB)                                                | _                  | -                                         | 3.3                                           | -                               | GHz  |
| Analog input voltage range (differential mode)                                           | V <sub>IN</sub>    | -125                                      | -                                             | 125                             | mV   |
| Clock input impedance                                                                    | -                  | _                                         | 50                                            | -                               | Ω    |
| Clock input voltage compatibility (single-ended or differential) (See Application Notes) | _                  | ECL levels or 0 dBm (typ) into $50\Omega$ |                                               | -                               |      |
| Clock input power level into $50\Omega$ termination resistor                             | _                  | -4                                        | 0                                             | 4                               | dBm  |

Note: 1. If the ADC is used with the AT84CS001-EB DMUX evaluation board, V<sub>PLUSD</sub> can be set to 2.5V so that the same supply can be used for V<sub>PLUSD</sub> (ADC) and V<sub>PLUSD</sub> (DMUX). In this case, DV<sub>EE</sub> must be set to -2.2V.

2. To save power,  $\text{DV}_{\text{EE}}$  can be set to -2.2V. In this case,  $\text{V}_{\text{PLUSD}}$  must be either 1.5V or 2.5V.

## Section 4

## **Application Information**

| I Introduction                               | For this section, also refer to the product's "Main Features" in the datasheet of the AT84AS008 device (reference 5404A). More particularly, refer to sections related to single-ended and differential input configurations.                                                                                                                                        |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 Analog Inputs                              | The analog inputs can be entered in differential or single-ended mode without degrading the high-speed performance of the device.                                                                                                                                                                                                                                    |
|                                              | The board digitizes single-ended signals by selecting either input and leaving the other input open, as the latter is on-board $50\Omega$ terminated. The nominal in-phase inputs are V <sub>IN</sub> (refer to Section 3).                                                                                                                                          |
| B Clock Inputs                               | The clock inputs can be entered in differential or single-ended mode without degrading performance of the device for a clock frequency up to 500 MHz. At higher rates, we recommend that you drive the clock inputs differentially. Moreover, the typical in-phase clock input amplitude is 1V peak-to-peak, centered on 0V (ground), or -1.3V (ECL) in common mode. |
|                                              | Regarding the analog input, either clock input can be chosen (if the single-ended output mode is used), leaving the other input open, as both clock inputs are on-chip $50\Omega$ terminated. The nominal in-phase clock input is CLK (refer to Section 3).                                                                                                          |
| Setting the<br>Digital Output<br>Data Format | For this section, refer to the Evaluation Board Electrical schematic and to the compo-<br>nents placement document (respectively Figure 6-2 on page 6-3 and Figure 6-8 on page 6-5).                                                                                                                                                                                 |
|                                              | Please also refer to the AT84AS008 datasheet (reference 5404A) for more information on digital output coding.                                                                                                                                                                                                                                                        |
|                                              | The AT84AS008 delivers data in natural binary code or in Gray code. If the B/GB input is left floating or tied to GND, the data format selected will be natural binary, whereas if this input is tied to $V_{EE}$ the data will follow the Gray code.                                                                                                                |
|                                              | Use the jumper designated B/GB to select the output data port format:                                                                                                                                                                                                                                                                                                |
|                                              | If B/GB is left floating or tied to GND, the data output format is true binary                                                                                                                                                                                                                                                                                       |
|                                              |                                                                                                                                                                                                                                                                                                                                                                      |

The V<sub>PLUSD</sub> positive supply voltage is used to adjust the output common mode level from -1.05V (V<sub>PLUSD</sub> = -0.8V for ECL output compatibility) to +1.35V (V<sub>PLUSD</sub> = 1.45V for LVDS output compatibility).

Each output voltage varies between -0.9V and -1.2V (respectively +1.2V and +1.5V), leading to  $\pm 0.3V = 660$  mV in differential mode for V<sub>PLUSD</sub> = -0.8V (respectively 1.45V).

## **4.5 ADC Gain Adjust** The ADC gain can be adjusted through pin R9 (pad input impedance is 1 MΩ in parallel with 2 pF). A jumper denoted GAIN has been foreseen in order to provide access to the ADC gain adjust pin.

The GAIN potentiometer is dedicated to adjusting the ADC gain from approximately 0.85 up to 1.15.

The gain adjust transfer function is given below.





 4.6 SMA Connectors and Microstrip Lines Deembedding Fixture
 4.6 Attenuation in microstrip lines can be found by calculating the difference in the log magnitudes of the S21 scattering parameters measured on two different lengths of meandering transmission lines.
 Such a measurement also removes common losses such as those due to transitions and connectors.
 The S21 scattering parameter corresponds to the amount of power transmitted through a two-port network.

The characteristic impedance of the microstrip meander lines must be close to  $50\Omega$  to minimize impedance mismatching with the  $50\Omega$  network analyzer test ports.

Impedance mismatching will cause ripples in the S21 parameter according to the degree of mismatch and the length of the line.

#### 4.7 Die Junction Temperature Monitoring

Figure 4-2 and Figure 4-3 show the recommended implementation of the die junction temperature monitoring function.

There are two possible configurations:

1. The ADC decimation test mode is not authorized.

Due to the use of one internal diode-mounted transistor, you must implement

 $2\times2$  head-to-tail protection diodes to avoid potential reverse current flows that may damage the diode pin.

Note that e2v usually recommends the use of  $2 \times 3$  head-to-tail protection diodes but in this particular case, it is necessary to have exactly two diodes in the A10 to ground conduction flow.

*Figure 4-2.* Recommended Die Junction Temperature Monitoring Function Implementation, Test Mode not Allowed



2. The ADC decimation test mode is authorized

If you still want to be able to switch from normal mode to test mode or to the die junction temperature monitoring function, the protection diode configuration will be slightly different and will take into account the fact that the test mode can be activated by applying  $V_{FF} = -5V$  to the diode pin.

This explains why seven protection diodes are needed in the reverse direction, as described in Figure 4-3.

*Figure 4-3.* Recommended Diode Pin Implementation Providing for Both Die Junction Temperature Monitoring Function and Test Mode







The expected diode-mounted transistors  $V_{DIODE}$  value (including chip parasitic resistance) compared to the junction temperature is given in Figure 4-5 ( $I_{DIODE} = 1 \text{ mA}$ ).

Figure 4-5. Junction Temperature Versus Diode Voltage for I = 1 mA



Note: The operating die junction temperature must be kept below 125°C; this requires that an adequate cooling system be set up.

4.8 Decimation The decimation function can be used for initial stage debugging of the ADC. This func-Function tion enables reduction of the ADC output rate by 32, thus allowing for a quick debug phase of the ADC at maximum speed rate.

> When active, this function outputs only 1 out of 32 bits of data, thus resulting in a data rate 32 times slower than the clock rate.

#### 4.9 Pattern The AT84AS008 is able to self-generate (with no analog input signal) a series of patterns. If the TEST input is left floating or tied to GND, the AT84AS008 digitizes the Generator analog input signal according to B/GB. If this input is driven with ECL low or tied to V<sub>FF</sub>, Enable the AT84AS008 generates checker-board patterns.

Use the jumper named TEST to activate the pattern generator.

#### 4.10 Data Ready A sub-screw connector is provided for the DRRB command.

**Output Signal** The Data Ready signal is reset on the falling edge of the DRRB input command, on ECL Reset logical low level (-1.8V). DRRB may also be tied to  $V_{EE} = -5V$  for Data Ready output signal master reset. As long as DRRB remains at a logical low level, (or tied to  $V_{EE} = -5V$ ), the Data Ready output remains at logical zero and is independent of the external free running encoding clock.

The Data Ready output signal (DR, DRB) is reset to logical zero after TRDR = 720 ps typically.

TRDR is measured between the -1.3V point of the falling edge of the DRRB input command and the zero crossing point of the differential Data Ready output signal (DR, DRB).

The Data Ready Reset command may be a pulse of 1 ns minimum time width. The Data Ready output signal restarts on the DRRB command's rising edge, ECL logical high level (-0.8V).

DRRB may also be grounded, or left floating, for normal free running of the Data Ready output signal.

#### 4.11 Sampling Delay Adjusting

One delay adjust, controlled by the SDA potentiometer, is available in order to add a delay to the ADC's input clock. This allows you to tune the instant of internal sampling. To enable this delay adjustment there is an SDAEN pin on the chip. In the current revision, the SDAEN function corresponds to the OA labels (OA jumper and OA potentiometer).

The OA potentiometer has been removed and short-circuited to V<sub>EE</sub>.

Use the jumper named OA to activate the sampling delay adjustment:

- If OA is left floating or tied to GND, the SDA is disabled
- If OA is tied to V<sub>EE</sub>, the SDA is activated

The SDA input varies from -0.5 to 0.5V, depending on the SDA's potentiometer position.

The delay variation around its nominal value according to the SDA voltage is more or less linear, as shown in Figure 4-6 (simulation results).

#### Figure 4-6. Sampling Delay Adjust





#### 4.12 Test Bench Description









Application Information

## e2v

### **Section 5**

### **Package Description**



Note: If required, four NC balls can be electrically connected to GND to simplify PCB routing.

#### Table 5-1. AT84AS008-EB Pin Description

| Symbol                                                 | Pin Number                                                                                                                                                                                                                         | Function                                                                                                                                                                                                                                      |  |  |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power Supplies                                         |                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                               |  |  |
| V <sub>cc</sub>                                        | K1, K2, J3, K3, B6, C6, A7, B7, C7, P8, Q8, R8                                                                                                                                                                                     | +5V analog supply                                                                                                                                                                                                                             |  |  |
| GND                                                    | B1, C1, D1, G1, M1, Q1, B2, C2, D2, E2, F2,<br>G2, N2, P2, Q2, A3, B3, D3, E3, F3, G3, N3,<br>P4, Q4, R4, A5, P5, Q5, P6, Q6, P7, Q7, R7,<br>B9, B10, B11, R11, P12, A14, B14, C14, G14,<br>K14, P14, Q14, R14, B15, Q15, B16, Q16 | Analog ground                                                                                                                                                                                                                                 |  |  |
| V <sub>EE</sub>                                        | H1, J1, L1, H2, J2, L2, M2, C3, H3, L3, M3, P3,<br>Q3, R3, A4, B4, C4, B5, C5, A8, B8, C8, C9,<br>P9, Q9, C10, Q10, R10                                                                                                            | -5V analog supply                                                                                                                                                                                                                             |  |  |
| V <sub>PLUSD</sub>                                     | P10, C11, P11, Q11, A12, B12, C12, Q12,<br>R12, D14, E14, F14, L14, M14, N14                                                                                                                                                       | Digital positive supply                                                                                                                                                                                                                       |  |  |
| DV <sub>EE</sub>                                       | A13, B13, C13, P13, Q13, R13, H14, J14                                                                                                                                                                                             | -5V or -2.2V digital supply                                                                                                                                                                                                                   |  |  |
| Analog Inputs                                          |                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                               |  |  |
| V <sub>IN</sub>                                        | R5                                                                                                                                                                                                                                 | In-phase (+) analog input signal of the differential sample and hold preamplifier                                                                                                                                                             |  |  |
| V <sub>INB</sub>                                       | R6                                                                                                                                                                                                                                 | Inverted phase (-) analog input signal of the differential sample and hold preamplifier                                                                                                                                                       |  |  |
| Clock Inputs                                           |                                                                                                                                                                                                                                    | ·                                                                                                                                                                                                                                             |  |  |
| CLK                                                    | E1                                                                                                                                                                                                                                 | In-phase (+) clock input                                                                                                                                                                                                                      |  |  |
| CLKB                                                   | F1                                                                                                                                                                                                                                 | Inverted phase (-) clock input                                                                                                                                                                                                                |  |  |
| Digital outputs                                        |                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                               |  |  |
| D0, D1, D2, D3, D4,<br>D5, D6, D7, D8, D9              | D16, E16, F16, G16, J16, K16, L16, M16, N16,<br>P16                                                                                                                                                                                | In-phase (+) digital outputs<br>D0 is the LSB. D9 is the MSB                                                                                                                                                                                  |  |  |
| D0B, D1B, D2B, D3B,<br>D4B, D5B, D6B, D7B,<br>D8B, D9B | D15, E15, F15, G15, J15, K15, L15, M15, N15,<br>P15                                                                                                                                                                                | Inverted phase (-) digital outputs                                                                                                                                                                                                            |  |  |
| OR                                                     | C16                                                                                                                                                                                                                                | In-phase (+) Out-of-Range output                                                                                                                                                                                                              |  |  |
| ORB                                                    | C15                                                                                                                                                                                                                                | Inverted phase (-) Out-of-Range output                                                                                                                                                                                                        |  |  |
| DR                                                     | H16                                                                                                                                                                                                                                | In-phase (+) Data Ready Signal output                                                                                                                                                                                                         |  |  |
| DRB                                                    | H15                                                                                                                                                                                                                                | Inverted phase (-) Data Ready Signal output                                                                                                                                                                                                   |  |  |
| Additional Functions                                   |                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                               |  |  |
| B/GB                                                   | A11                                                                                                                                                                                                                                | <ul> <li>Binary or Gray select output format control</li> <li>Binary output format if B/GB is floating or connected to GND</li> <li>Gray output format if B/GB is driven with ECL low level or B/GB is connected to V<sub>EE</sub></li> </ul> |  |  |

| Symbol | Pin Number | Function                                                                                                                                                                                                                                                                                                       |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIODE  | A10        | <ul> <li>Decimation function enable or die junction temperature<br/>monitoring:</li> <li>Decimation active when LOW (die junction temperature<br/>monitoring NOT possible)</li> <li>Normal mode when HIGH or left floating</li> <li>Die junction temperature monitoring when current is<br/>applied</li> </ul> |
| PGEB   | А9         | Active low pattern generator enable<br>- Digitized input delivered at outputs according to B/GB if<br>PGEB is floating or connected to GND<br>- Checkerboard pattern delivered at outputs if PGEB is<br>driven with ECL low level or connected to V <sub>EE</sub>                                              |
| DRRB   | N1         | Asynchronous Data Ready Reset function                                                                                                                                                                                                                                                                         |
| GA     | R9         | Gain Adjust                                                                                                                                                                                                                                                                                                    |
| SDA    | A6         | Sampling delay adjust                                                                                                                                                                                                                                                                                          |
| SDAEN  | P1         | Sampling delay adjust enable:<br>- inactive if floating or connected to GND<br>- active if ECL low or connected to V <sub>EE</sub>                                                                                                                                                                             |

Table 5-1. AT84AS008-EB Pin Description (Continued)

#### 5.2 Thermal Characteristics

5.2.1 Thermal Resistance from Junction to Ambient: Rthja Table 5-2 lists the converter's thermal performance parameters with no external heat sink added.

| Air Flow (m/s) | Estimated ja Thermal Resistance (°C/W) |                                                                |  |  |
|----------------|----------------------------------------|----------------------------------------------------------------|--|--|
| 0              | 45                                     | Figure 5-2. Thermal Resistance from Junction to Ambient: Rthja |  |  |
| 0.5            | 35.8                                   | 50                                                             |  |  |
| 1              | 30.8                                   |                                                                |  |  |
| 1.5            | 27.4                                   | § 30                                                           |  |  |
| 2              | 24.9                                   |                                                                |  |  |
| 2.5            | 23                                     |                                                                |  |  |
| 3              | 21.5                                   |                                                                |  |  |
| 4              | 19.3                                   | 0 1 2 3 4 5<br>Air flow (m/s)                                  |  |  |
| 5              | 17.7                                   |                                                                |  |  |

Table 5-2. Thermal Resistance

#### Package Description

5.2.2 Thermal Resistance from Junction to Case: Rthjc
 The maximum thermal junction-to-case resistance is 4.0°C/watt.
 This value does not include thermal contact resistance between the package and external heat sink (glue, paste or thermal foil interface for example).

As an example, we will use 2.0°C/W for a 50 µm thickness of thermal grease.

**5.2.3** Heat Sink We recommend that you use a  $50 \times 50 \times 30$  mm heat sink (respectively L × I × H) when in natural convection-cooling mode (with no air flow).

A fan heat sink or direct conduction cooling is recommended, due to high power dissipation (4.7W).

A cooling method should be chosen that permits less than 4.0°C/W for the case-toambient thermal resistance (Rthca).

The thermal resistance of the board is a high value (within a range of 30°C/W); thus an external heat sink is mandatory.

The heat sink must be fixed to the heat spreader which is at -5V. The heat sink must therefore be electrically isolated using adequate low Rth electrical isolation.

**Example:**  $4.0^{\circ}$ C/W Rthca (case-to-ambient) +  $2.0^{\circ}$ C/W thermal grease resistance +  $4.0^{\circ}$ C/W Rthjc =  $10.0^{\circ}$ C/W total (Rthja).

The heat sink should be in contact with the package on the side opposite to the balls, in a 8.5 mm diameter circle as shown in Figure 5-3:





Note: The measures are given in mm.

The efficiency of the cooling system can be monitored using the temperature sensing diodes integrated in the device.

#### 5.3 Ordering Information

Table 5-3. Ordering Information

| Part Number    | Package       | Temperature Range                                             | Screening Level | Comments                                    |
|----------------|---------------|---------------------------------------------------------------|-----------------|---------------------------------------------|
| AT84XAS008GL   | CBGA 152      | Ambient                                                       | Prototype       | Prototype version                           |
| AT84AS008CGL   | CBGA 152      | "C" grade:<br>0°C <t<sub>C; T<sub>J</sub> &lt;90°C</t<sub>    | Standard        |                                             |
| AT84AS008VGL   | CBGA 152      | "V" grade:<br>-20°C <t<sub>C; T<sub>J</sub> &lt;110°C</t<sub> | Standard        |                                             |
|                |               | Commercial "C" grade                                          | Standard        |                                             |
| AT84AS008CGLY  | CBGA 152 RoHS | $0^{\circ}C < T_{C}; T_{J} < 90^{\circ}C$                     |                 |                                             |
|                |               | Industrial "V" grade                                          |                 |                                             |
| AT84AS008VGLY  | CBGA 152 RoHS | -20°C < T <sub>C</sub> ; T <sub>J</sub> < 110°C               | Standard        |                                             |
| AT84AS008GL-EB | CBGA 152      | Ambient                                                       | Prototype       | Evaluation board (delivered with heat sink) |

Package Description

## e2v

## Section 6 Schematics

# 6.1 AT84AS008-EB Electrical Figure 6-2 to 6-8 depict the electrical schematic of the AT84AS008-EB. The pinout used for the evaluation board has been translated from e2v's pinout (refer to "AT84AS008 Pinout of CBGA152 Package (Bottom View)" on page 5-1) to the JEDEC standard shown in Figure 6-1. This explains the discrepancies between the pinout used on page 5-1 and the one given in the electrical schematic in Figures 6-2 on page 6-2.

#### Figure 6-1. AT84AS008 pinout in JEDEC Standard



#### Figure 6-2. AT84AS008-EB Electrical Schematic



Figure 6-3. Component Side Description



*Figure 6-5.* Metal Layer 3 and 3 bis: Power Supplies and Ground Planes



*Figure 6-7.* AT84AS008-EB Evaluation Board: Top View (Signal Side) with Heatsink



Figure 6-4. Metal Layer 2 and 4: Ground Planes



Figure 6-6. Metal Layer 5: Solder Side



*Figure 6-8.* AT84AS008-EB Evaluation Board: Bottom View



AT84AS008-EB - Evaluation Board User Guide

0906C-BDC-10/07

## e2v

#### How to reach us

Home page: www.e2v.com

#### Sales Office:

#### Northern Europe

**e2v Itd** 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax:: +44 (0)1245 492492 E-Mail: enquiries@e2v.com

#### Southern Europe

**e2v sas** 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 E-Mail: enquiries-fr@e2v.com

#### Germany and Austria

**e2v gmbh** Industriestraße 29 82194 Gröbenzell Germany Tel: +49 (0) 8142 41057-0 Fax:: +49 (0) 8142 284547 E-Mail: enquiries-de@e2v.com

#### Americas e2v inc. 4 Westchester Plaza Elmsford NY 10523-1482 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax:: +1 (914) 592-5148 E-Mail: enquiries-na@e2v.com

#### Asia Pacific

e2v Bank of China Tower 30th floor office 7 1 Garden Rd Central Hong Kong Tel: +852 2251 8227/8/9 Fax: +852 2251 8238 E-Mail: enquiries-hk@e2v.com

#### Product Contact:

e2v Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: hotline-bdc@e2v.com

Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.